Faites connaître cet article à vos amis:
A One-Semester Course in Modeling of VSLI Interconnections - Electronic Circuits and Semiconductor Devices Collection
Ashok K. Goel
A One-Semester Course in Modeling of VSLI Interconnections - Electronic Circuits and Semiconductor Devices Collection
Ashok K. Goel
Quantitative understanding of the parasitic capacitances and inductances, and the resultant propagation delays and crosstalk phenomena associated with the metallic interconnections on the very large scale integrated (VLSI) circuits has become extremely important for the optimum design of the state-of-the-art integrated circuits. More than 65 percent of the delays on the integrated circuit chip occur in the interconnections and not in the transistors on the chip. Mathematical techniques to model the parasitic capacitances, inductances, propagation delays, crosstalk noise, and electromigration-induced failure associated with the interconnections in the realistic high-density environment on a chip will be discussed. A One-Semester Course in Modeling of VLSI Interconnections also includes an overview of the future interconnection technologies for the nanotechnology circuits.
340 pages
Médias | Livres Paperback Book (Livre avec couverture souple et dos collé) |
Validé | 29 décembre 2014 |
ISBN13 | 9781606505120 |
Éditeurs | Momentum Press |
Pages | 340 |
Dimensions | 229 × 152 × 229 mm · 485 g |
Langue et grammaire | English |
Voir tous les Ashok K. Goel ( par ex. Paperback Book )