Systemc Implementation of a Risc-based Processor Architecture: Design and Implementation of a  16-bit Risc-based Processor Architecture with Systemc Language - Salih Zengin - Livres - VDM Verlag - 9783639130355 - 22 mars 2009
Si la couverture et le titre ne correspondent pas, le titre est correct.

Systemc Implementation of a Risc-based Processor Architecture: Design and Implementation of a 16-bit Risc-based Processor Architecture with Systemc Language

Prix
€ 68,99

Commandé depuis un entrepôt distant

Livraison prévue 6 - 15 janv. 2026
Les cadeaux de Noël peuvent être échangés jusqu'au 31 janvier
Ajouter à votre liste de souhaits iMusic

Increasing the complexity of the electronic systems leads to electronic system level modeling concept supporting hardware and software co-design and co-verification environment in a single framework. SystemC, an IEEE approved electronic design standard for system design and verification processes, provides such an environment by supporting a wide range of abstraction levels from system-level to register-transfer level. In this book, two different models of a processor core, whose instruction set architecture is compatible with TI MSP430 microcontroller, are designed by employing the classical hardware modeling capability of the SystemC. With its well-designed orthogonal instruction set, elegant addressing modes, useful constant generators and flexible von-Neumann architecture, 16-bit RISC-like processor of the MSP430 microcontroller is an ideal selection for the SoC designs. Instruction set and addressing modes of the designed processors are simulated thoroughly. Moreover, original CRC programs are used to verify the processor cores. SystemC to hardware flow is also illustrated by synthesizing the ALU part of the processor into a Xilinx-based hardware.

Médias Livres     Paperback Book   (Livre avec couverture souple et dos collé)
Validé 22 mars 2009
ISBN13 9783639130355
Éditeurs VDM Verlag
Pages 200
Dimensions 150 × 220 × 10 mm   ·   299 g
Langue et grammaire Anglais